Information loss is generally related to power consumption. Therefore, reducing information loss is an interesting challenge in designing digital systems. Quaternary reversible circuits have received significant attention due to their low-power design applications and attractive advantages over binary reversible logic. Multiplexer and demultiplexer circuits are crucial parts of computing circuits in ALU, and their efficient design can significantly affect the processors’ performance. A new scalable realization of quaternary reversible 4×1 multiplexer and 1×4 demultiplexer, based on quaternary 1-qudit Shift, 3-qudit Controlled Feynman, and 2-qudit Muthukrishnan-Stroud gates, is presented in this paper. Moreover, the corresponding generalized quaternary reversible n×1 multiplexer and 1×n demultiplexer circuits are proposed. The comparison, with respect to the current literature, shows that the proposed circuits are more efficient in terms of quantum cost, the number of garbage outputs, and the number of constant inputs.

Quaternary Reversible Circuit Optimization for Scalable Multiplexer and Demultiplexer / A. TAHERI MONFARED, V. Ciriani, T. Mikkonen, M. Haghparast. - In: IEEE ACCESS. - ISSN 2169-3536. - 11:(2023), pp. 46592-46603. [10.1109/ACCESS.2023.3274118]

Quaternary Reversible Circuit Optimization for Scalable Multiplexer and Demultiplexer

A. TAHERI MONFARED
Primo
;
V. Ciriani
Secondo
;
2023

Abstract

Information loss is generally related to power consumption. Therefore, reducing information loss is an interesting challenge in designing digital systems. Quaternary reversible circuits have received significant attention due to their low-power design applications and attractive advantages over binary reversible logic. Multiplexer and demultiplexer circuits are crucial parts of computing circuits in ALU, and their efficient design can significantly affect the processors’ performance. A new scalable realization of quaternary reversible 4×1 multiplexer and 1×4 demultiplexer, based on quaternary 1-qudit Shift, 3-qudit Controlled Feynman, and 2-qudit Muthukrishnan-Stroud gates, is presented in this paper. Moreover, the corresponding generalized quaternary reversible n×1 multiplexer and 1×n demultiplexer circuits are proposed. The comparison, with respect to the current literature, shows that the proposed circuits are more efficient in terms of quantum cost, the number of garbage outputs, and the number of constant inputs.
English
Settore INF/01 - Informatica
Articolo
Esperti anonimi
Pubblicazione scientifica
   SEcurity and RIghts in the CyberSpace (SERICS)
   SERICS
   MINISTERO DELL'UNIVERSITA' E DELLA RICERCA
   codice identificativo PE00000014
2023
Institute of Electrical and Electronics Engineers (IEEE)
11
46592
46603
12
Pubblicato
Periodico con rilevanza internazionale
orcid
crossref
Aderisco
info:eu-repo/semantics/article
Quaternary Reversible Circuit Optimization for Scalable Multiplexer and Demultiplexer / A. TAHERI MONFARED, V. Ciriani, T. Mikkonen, M. Haghparast. - In: IEEE ACCESS. - ISSN 2169-3536. - 11:(2023), pp. 46592-46603. [10.1109/ACCESS.2023.3274118]
open
Prodotti della ricerca::01 - Articolo su periodico
4
262
Article (author)
Periodico con Impact Factor
A. TAHERI MONFARED, V. Ciriani, T. Mikkonen, M. Haghparast
File in questo prodotto:
File Dimensione Formato  
Quaternary_Reversible_Circuit_Optimization_for_Scalable_Multiplexer_and_Demultiplexer-2.pdf

accesso aperto

Tipologia: Publisher's version/PDF
Dimensione 1.47 MB
Formato Adobe PDF
1.47 MB Adobe PDF Visualizza/Apri
Pubblicazioni consigliate

I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/2434/970237
Citazioni
  • ???jsp.display-item.citation.pmc??? ND
  • Scopus 1
  • ???jsp.display-item.citation.isi??? 1
social impact