This paper describes a readout ASIC prototype designed by CHIPIX65 project, part of RD53, for a pixel detector at HL-LHC. A 64 × 64 matrix of 50 × 50 μ m2 pixels is realised. A digital architecture has been developed, with particle efficiency above 99.9% at 3 GHz/cm2 pixel rate, 1 MHz trigger rate with 12.5 μ s latency. Two analog front end designs, one synchronous and one asynchronous, are implemented. Charge is measured with 5-bit precision and the analog dead-time is below 1%. IP-blocks (DAC, ADC, BandGap, SER, sLVS-TX/RX) and very front ends are silicon proven, irradiated to 600-800Mrad.

A prototype of a new generation readout ASIC in 65nm CMOS for pixel detectors at HL-LHC / E. Monteil, L. Pacher, A. Paternò, F. Loddo, N. Demaria, L. Gaioni, F. De Canio, G. Traversi, V. Re, L. Ratti, A. Rivetti, M. Da Rocha Rolo, G. Dellacasa, G. Mazza, C. Marzocca, F. Licciulli, F. Ciciriello, S. Marconi, P. Placidi, G. Magazzù, A. Stabile, S. Mattiazzo, C. Veri. - In: JOURNAL OF INSTRUMENTATION. - ISSN 1748-0221. - 11:12(2016 Dec 19). [10.1088/1748-0221/11/12/C12044]

A prototype of a new generation readout ASIC in 65nm CMOS for pixel detectors at HL-LHC

A. Stabile;
2016

Abstract

This paper describes a readout ASIC prototype designed by CHIPIX65 project, part of RD53, for a pixel detector at HL-LHC. A 64 × 64 matrix of 50 × 50 μ m2 pixels is realised. A digital architecture has been developed, with particle efficiency above 99.9% at 3 GHz/cm2 pixel rate, 1 MHz trigger rate with 12.5 μ s latency. Two analog front end designs, one synchronous and one asynchronous, are implemented. Charge is measured with 5-bit precision and the analog dead-time is below 1%. IP-blocks (DAC, ADC, BandGap, SER, sLVS-TX/RX) and very front ends are silicon proven, irradiated to 600-800Mrad.
Analogue electronic circuits; Digital electronic circuits; Front-end electronics for detector readout; Radiation-hard electronics; Instrumentation; Mathematical Physics
Settore ING-INF/01 - Elettronica
19-dic-2016
Article (author)
File in questo prodotto:
File Dimensione Formato  
2016-A_prototype_of_a_new_generation_readout_ASIC_in_65nm_CMOS_for_pixel_detectors_at_HL-LHC (1).pdf

accesso riservato

Tipologia: Publisher's version/PDF
Dimensione 839.65 kB
Formato Adobe PDF
839.65 kB Adobe PDF   Visualizza/Apri   Richiedi una copia
Pubblicazioni consigliate

I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/2434/610093
Citazioni
  • ???jsp.display-item.citation.pmc??? ND
  • Scopus 6
  • ???jsp.display-item.citation.isi??? 5
social impact