



# Power mezzanine PDB-LTM: Status of the boards production

### M. Citterio, M. Lazzaroni, S. Latorre, F. Tartarelli

LAr March 2019 (March 5, 2019)







- Pre-production  $\rightarrow$  8 boards
- Lot  $1 \rightarrow 10$  boards
- Lot 2  $\rightarrow$  40 boards
- Lot 3  $\rightarrow$  50 boards
- Lot 4  $\rightarrow$  50 boards
- Total: 158 boards
- Components have been purchased for full production
- PCB for lots 1-4 will be manufactured in a single lot (IPC Class 2).
- The boards will be assembled and inspected according to IPC610 class 3.



### Pre-production slot (Feb 2019)



2 panel (12 PCB, 8 populated, 2+2 for manufacturer QA and destructive tests – no more PCB available)





# Subset of the panel



#### The upper board has been realized in the wrong way!

The upper board is a «rotated» copy of the lower (original) board During the "panelization", the pads that create the insulation (antipad) from all the holes not connected to the 6VA plane have been accidentally removed

#### Short circuit on 6VA net!





# Issue of the 1v5 net



Capacitor C21 for LTM1 (and C67 for LTM3) should have been changed from

 $0.1\,\mu\text{F}$  to 680 pF in this release of the PDB-LTM.

WHY: to have a more rapid soft start

Reason: this new value was not updated in the BOM



The circuit with the new capacitor operates correctly in Milan but does not operate correctly at BNL.

Tests are ongoing to understand why such a different behavior in the two set-up



T<sub>soft-start</sub> is obtained by the following equation:

t<sub>SOFT-START</sub> = 
$$\frac{0.8V \bullet C_{SS}}{1.3 \mu A}$$

T<sub>soft-start</sub> evaluation

| С      | T <sub>soft-start</sub> calculate | T <sub>soft-start</sub> measured                        | Notes        |
|--------|-----------------------------------|---------------------------------------------------------|--------------|
| 470 pF | ~ 0.289 ms                        | ~ 0.240 ms (BNL*)                                       | see slide 9  |
| 680 pF | ~ 0.418 ms                        | ~ 0.300 ms (Milan*)                                     | see slide 13 |
| 0.1 μF | ~ 61 ms                           | <ul> <li>55 ms (Milan)</li> <li>40 ms (BNL*)</li> </ul> | see slide 10 |

#### \* E-mail Hao 2019-03-01.

INFN



# Test at BNL (by Hao)



#### Proper operation of the LTM 1



PDB LTM #7 LTM 1, C = 470 pF, Net Name= 1V5A,

### Repetitive shutdown during the soft start up of the LTM 3



#### PDB LTM #7 LTM 3, C = 470 pF, Net Name= 1V5B

Scopes from Hao, thank you.



### Test at Milano (by Stefano) – 1 of 4



![](_page_7_Figure_3.jpeg)

![](_page_7_Figure_4.jpeg)

Test obtained on LTM 1 with the old value of C21 (0.1  $\mu$ F)

Time to ramp up about  $\sim 55$  ms (0 – 100%).

#### Output voltage work properly

Warning. External differential probe with gain has been used: V/div shown is not correct.

The experimental ramp up time is in compliance with the charts from manufacturer (please note that charts are obtained for different value of input voltage and output voltage, @0A and4 A of load current, resistive load).

From chart: about 25 - 60 ms

![](_page_8_Picture_0.jpeg)

### Test at Milano (by Stefano) – 2 of 4

![](_page_8_Picture_2.jpeg)

![](_page_8_Picture_3.jpeg)

Test obtained on LTM 1 without C21.

Time to ramp up about 100 μs.

Output voltage work properly (but there is presence of a little overshot)

No oscillation and no "turn off – turn on" cycles.

Warning. External differential probe with gain has been used: V/div shown is not correct.

![](_page_9_Picture_0.jpeg)

### Test at Milano (by Stefano) – 3 of 4

![](_page_9_Picture_2.jpeg)

![](_page_9_Figure_3.jpeg)

Test obtained on LTM 3 without C67.

Time to ramp up about 100 μs.

Output voltage work properly (scale s/div is different to highlight the long-term behaviour, the little overshot is not more visible)

No oscillation and no "turn off- turn on" cycles.

![](_page_10_Picture_0.jpeg)

### Test at Milano (by Stefano) – 4 of 4

![](_page_10_Picture_2.jpeg)

![](_page_10_Picture_3.jpeg)

Test obtained on LTM 1 with C21 = 680 pF as required.

Time to ramp up about 300 μs.

Output voltage work properly

No oscillation and no "turn off – turn on" cycles.

Warning. External differential probe with gain has been used: V/div shown is not correct.

#### MORE TEST ARE ONGOING ......

![](_page_11_Picture_0.jpeg)

![](_page_11_Picture_1.jpeg)

#### The end

![](_page_12_Picture_0.jpeg)

### The first lot

![](_page_12_Picture_2.jpeg)

![](_page_12_Figure_3.jpeg)

![](_page_13_Picture_0.jpeg)

## The boards

![](_page_13_Picture_2.jpeg)

A second problem is due to errors in "populating" the board.

- Some components, labelled as «DNP (Do Not Mount) were mounted by the assembler
- Please note that the manufacturer is the same of all previous versions! ..... he did not read instruction??
- We had to remove all not-wanted components.

Almost Solved!

Only one problem is still present on the boards.

#### See the next slide

INFN

![](_page_14_Picture_1.jpeg)

![](_page_14_Figure_2.jpeg)