The RD53 collaboration is developing a large scale pixel front-end chip, which will be a tool to evaluate the performance of 65 nm CMOS technology in view of its application to the readout of the innermost detector layers of ATLAS and CMS at the HL-LHC. Experimental results of the characterization of small prototypes will be discussed in the frame of the design work that is currently leading to the development of the large scale demonstrator chip RD53A to be submitted in early 2017. The paper is focused on the analog processors developed in the framework of the RD53 collaboration, including three time over threshold front-ends, designed by INFN Torino and Pavia, University of Bergamo and LBNL and a zero dead time front-end based on flash ADC designed by a joint collaboration between the Fermilab and INFN. The paper will also discuss the radiation tolerance features of the front-end channels, which were exposed to up to 800 Mrad of total ionizing dose to reproduce the system operation in the actual experiment.

Design of analog front-ends for the RD53 demonstrator chip / L. Gaioni, F. De Canio, B. Nodari, M. Manghisoni, V. Re, G. Traversi, M.B. Barbero, D. Fougeron, F. Gensolen, S. Godiot, M. Menouni, P. Pangaud, A. Rozanov, A. Wang, M. Bomben, G. Calderini, F. Crescioli, O. Le Dortz, G. Marchiori, D. Dzahini, F.E. Rarbi, R. Gaglione, L. Gonella, T. Hemperek, F. Huegging, M. Karagounis, T. Kishishita, H. Krueger, P. Rymaszewski, N. Wermes, F. Ciciriello, F. Corsi, C. Marzocca, G. De Robertis, F. Loddo, F. Licciulli, A. Andreazza, V. Liberali, S. Shojaii, A. Stabile, M. Bagatin, D. Bisello, S. Mattiazzo, L. Ding, S. Gerardin, P. Giubilato, A. Neviani, A. Paccagnella, D. Vogrig, J. Wyss, N. Bacchetta, G. Della Casa, N. Demaria, G. Mazza, A. Rivetti, M.D. Da Rocha Rolo, D. Comotti, L. Ratti, C. Vacchi, R. Beccherle, R. Bellazzini, G. Magazzu, M. Minuti, F. Morsani, F. Palla, S. Poulios, L. Fanucci, A. Rizzi, S. Saponara, K. Androsov, G.M. Bilei, M. Menichelli, E. Conti, S. Marconi, D. Passeri, P. Placidi, E. Monteil, L. Pacher, D. Gajanana, V. Gromov, N. Hessey, R. Kluit, V. Zivkovic, M. Havranek, Z. Janoska, M. Marcisovsky, G. Neue, L. Tomasek, V. Kafka, P. Sicho, V. Vrba, I. Vila, E. Lopez-Morillo, M.A. Aguirre, F.R. Palomo, F. Munoz, D. Abbaneo, J. Christiansen, D. Dannheim, D. Dobos, L. Linssen, H. Pernegger, P. Valerio, N. Alipour Tehrani, S. Bell, M.L. Prydderch, S. Thomas, D.C. Christian, F. Fahim, J. Hoff, R. Lipton, T. Liu, T. Zimmerman, M. Garcia-Sciveres, D. Gnani, A. Mekkaoui, I. Gorelov, M. Hoeferkamp, S. Seidel, K. Toms, J.N. De Witt, A. Grillo, A. Paternò. - In: POS PROCEEDINGS OF SCIENCE. - ISSN 1824-8039. - 287:(2017), pp. 036.1-036.11. ((Intervento presentato al 25. convegno International workshop on vertex detectors tenutosi a Isola d’Elba nel 2016 [10.22323/1.287.0036].

Design of analog front-ends for the RD53 demonstrator chip

A. Andreazza;V. Liberali;S. Shojaii;A. Stabile;
2017

Abstract

The RD53 collaboration is developing a large scale pixel front-end chip, which will be a tool to evaluate the performance of 65 nm CMOS technology in view of its application to the readout of the innermost detector layers of ATLAS and CMS at the HL-LHC. Experimental results of the characterization of small prototypes will be discussed in the frame of the design work that is currently leading to the development of the large scale demonstrator chip RD53A to be submitted in early 2017. The paper is focused on the analog processors developed in the framework of the RD53 collaboration, including three time over threshold front-ends, designed by INFN Torino and Pavia, University of Bergamo and LBNL and a zero dead time front-end based on flash ADC designed by a joint collaboration between the Fermilab and INFN. The paper will also discuss the radiation tolerance features of the front-end channels, which were exposed to up to 800 Mrad of total ionizing dose to reproduce the system operation in the actual experiment.
Settore ING-INF/01 - Elettronica
2017
Article (author)
File in questo prodotto:
File Dimensione Formato  
2017-Design_of_analog_front-ends_for_the_RD53_demonstrator_chip.pdf

accesso aperto

Tipologia: Publisher's version/PDF
Dimensione 947.79 kB
Formato Adobe PDF
947.79 kB Adobe PDF Visualizza/Apri
Pubblicazioni consigliate

I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/2434/610574
Citazioni
  • ???jsp.display-item.citation.pmc??? ND
  • Scopus 3
  • ???jsp.display-item.citation.isi??? ND
social impact